PCI2050BIPDV Integrated Circuit Chip PCI-to-PCI Bridge Interface 208-QFP (28x28)
Product Details:
Place of Origin: | original |
Brand Name: | original |
Certification: | original |
Model Number: | PCI2050BIPDV |
Payment & Shipping Terms:
Minimum Order Quantity: | 1 |
---|---|
Price: | negotiation |
Packaging Details: | carton box |
Delivery Time: | 1-3working days |
Payment Terms: | T/T |
Supply Ability: | 100,000 |
Detail Information |
|||
Voltage - Supply: | 3V ~ 3.6V | Package / Case: | 208-LQFP |
---|---|---|---|
Applications: | PCI-to-PCI Bridge | Interface: | PCI |
Supplier Device Package: | 208-QFP (28x28) | Mounting Type: | Surface Mount |
Product Description
PCI2050BIPDV Integrated Circuit Chip PCI-to-PCI Bridge Interface 208-QFP (28x28)
IC INTERFACE SPECIALIZED 208LQFP
Specifications of PCI2050BIPDV
TYPE | DESCRIPTION |
Category | Integrated Circuits (ICs) |
Specialized | |
Mfr | Texas Instruments |
Package | Tray |
Product Status | Active |
Applications | PCI-to-PCI Bridge |
Interface | PCI |
Voltage - Supply | 3V ~ 3.6V |
Package / Case | 208-LQFP |
Supplier Device Package | 208-QFP (28x28) |
Mounting Type | Surface Mount |
Base Product Number | PCI2050 |
Features of PCI2050BIPDV
• Two 32-bit, 66-MHz PCI buses
• 3.3-V core logic with universal PCI interfaces compatible with 3.3-V and 5-V PCI signaling environments
• Internal two-tier arbitration for up to nine secondary bus masters and supports an external secondary bus arbiter
• Ten secondary PCI clock outputs
• Independent read and write buffers for each direction
• Burst data transfers with pipeline architecture to maximize data throughput in both directions
• Supports write combing for enhanced data throughput
• Up to three delayed transactions in both directions
• Supports the frame-to-frame delay of only four PCI clocks from one bus to another
• Bus locking propagation
• Predictable latency per PCI Local Bus Specification
• Architecture configurable for PCI Bus Power Management Interface Specification
• CompactPCI hot-swap functionality
• Secondary bus is driven low during reset
• VGA/palette memory and I/O decoding options
• Advanced submicron, low-power CMOS technology
• 208-terminal PDV, 208-terminal PPM, or 257-terminal MicroStar BGA™ package
Descriptions of PCI2050BIPDV
The Texas Instruments PCI2050B PCI-to-PCI bridge provides a high performance connection path between two peripheral component interconnect (PCI) buses operating at a maximum bus frequency of 66-MHz. Transactions occur between masters on one and targets on another PCI bus, and the PCI2050B bridge allows bridged transactions to occur concurrently on both buses. The bridge supports burst mode transfers to maximize data throughput, and the two bus traffic paths through the bridge act independently.
Environmental & Export Classifications of PCI2050BIPDV
ATTRIBUTE | DESCRIPTION |
RoHS Status | ROHS3 Compliant |
Moisture Sensitivity Level (MSL) | 1 (Unlimited) |
REACH Status | REACH Unaffected |
ECCN | EAR99 |
HTSUS | 8542.39.0001 |